日韩精品一区二区三区高清_久久国产热这里只有精品8_天天做爽夜夜做爽_一本岛在免费一二三区

合肥生活安徽新聞合肥交通合肥房產生活服務合肥教育合肥招聘合肥旅游文化藝術合肥美食合肥地圖合肥社保合肥醫院企業服務合肥法律

COMP1212 代做、代寫 Java/Python 設計程序

時間:2024-08-11  來源:合肥網hfw.cc  作者:hfw.cc 我要糾錯



School of Computing: assessment brief
   Module title
 Computer Processors
  Module code
 COMP1212
  Assignment title
 August Resit
  Assignment type and description
 In-course assessment. Requires design implementation and testing of code written in HDL and assembly lan- guage
  Rationale
 Provides an opportunity to write HDL and assembly code including understanding the implementation of branching and functions.
  Word limit and guidance
 This coursework should take less than 25 hours to com- plete.
  Weighting
 100%
  Submission dead- line
 5pm 9/8/24
  Submission method
 Gradescope
  Feedback provision
 Feedback will be provided through Gradescope
  Learning outcomes assessed
 Describe the basic building blocks of a computer in de- tail and explain how they are composed to construct computing machinery.
Apply appropriate tools to develop, simulate and test logic circuits (CAD).
Explain how high level programming constructs, such as ’if’ statements and ’for’ loops, are implemented at a machine level
  Module lead
 Andy Bulpitt
  Other Staff contact
 Noleen K ̈ohler
             1

1. Assignment guidance
There are two sections to this resit assessment. Section I requires implementation of
HDL programs and Section II requires the implementation of assembly language. 2. Assessment tasks
SECTION I
Your task is to design and implement a circuit in hdl which takes two 2-bit numbers (A, B) and (C, D) as input and produces a 3-bit output (E, F, G).
The final circuit has 6 inputs in total (f1, f0, A, B, C, D) and 3 outputs (E, F, G). The function of the circuit is determined by the two inputs f1 and f0.
The truth tables below define the operation of the circuit for each combination of f1 and f0.
ABCDFG ABCDFG 000011 000000 000110 000100 001001 001000 001100 001100 010011 010000 010110 010101 011001 011000 011100 011101 100011 100000 100110 100100 101001 101010 101100 101110 110011 110000 110110 110101 111001 111010 111100 111111
                                    Table 1: When f1, f0 = (1, 1) FZero
Table 2: When (f1, f0) = (1, 0) FOne
2

  ABCDFG ABCDEFG 000000 0000000 000101 0001001 001010 0010010 001111 0011011 010001 0100001 010101 0101010 011011 0110011 011111 0111100 100010 1000010 100111 1001011 101010 1010100 101111 1011101 110011 1100011 110111 1101100 111011 1110101 111111 1111110
Table 3: When (f1, f0) = (0, 1) FTwo Table 4: When (f1, f0) = (0, 0) FThree
(a) For each of the truth tables above, implement a logic circuit in HDL that will perform the function specified by the truth table. You should create one circuit for each truth table and test it produces the required output for that truth table. The circuit for each truth table should be named FZero, FOne, FTwo, FThree corresponding to the names of the truth tables given above and must have corresponding filenames FZero.hdl, FOne.hdl, FTwo.hdl, FThree.hdl.
Each circuit must have four inputs named A,B,C and D. Chips FZero, FOne and FTwo will have two outputs (F,G). Chip FThree will have three outputs named E,F and G.
You must only use the built-in AND, NAND, OR, NOR, NOT, Mux, XOR or DMux chips.
The test files provided (.tst and .cmp) can be used to test each output of a chip. For example FZero1.tst tests the F output of the chip FZero.hdl and FZero2.tst tests the G output of FZero.hdl.
[9 marks]
(b) Combine all four circuits into one circuit which takes all six inputs and three
                                  3

outputs and test it to ensure it produces the correct output depending on the value of the inputs f1 and f0. Call the chip FALL. You can test this chip using FALL.tst but may wish to create further tests before submission. The value of output E is undefined (can be either 0 or 1) unless (f1, f0) = (0, 0)
You must only use the built-in AND, NAND, OR, NOR, NOT, Mux, XOR or DMux chips.
[4 marks]
(c) Stretch Activity
When performing computational operations it is often useful to be able to exe- cute a sequence of operations, each one using the output of the previous step as an input to the next step. For example to OR 3 values X OR Y OR Z you might first calculate X OR Y and then on the next step apply OR Z to the previous output (X OR Y ).
For this task adapt the circuit FALL so that it can combine a sequence of operations defined by different values for f1 and f0 at each step, by enabling the outputs Ft and Gt of step t to be used (feedback) as the inputs for the next operation Ct+1 and Dt+1 for step t + 1. You should also add a further input (Load) to the chip which when Load = 1 will enable you to load new inputs to Ct andDt andwhensetto0setsCt+1 =Ft andDt+1 =Gt. TheLoadinput will allow you to manually set the values of C and D at the start and during the sequence if required.
Call this chip FSEQ. You can test this chip using FSEQ.tst but may wish to create further tests before submission.
You must only use the built-in AND, NAND, OR, NOR, NOT, Mux, DMux, XOR or DFF chips.
[Total for Section I 20 marks]
SECTION II
The Feistel cipher is a symmetric block cipher encryption framework which is the basis of many modern day encryption algorithms. In this coursework you will implement a Feistel cipher system as a software implementation in both a high level language and Hack Assembly.
In a Feistel cipher the plaintext, P, to be encrypted is split into two equal size parts L0 and R0 such that P = L0R0. A function F is applied to one half of the plaintext, combined with a key, and the result is XOR’d with the other half of the plaintext.
4
[7 marks]

Feistel ciphers often employ multiple rounds of this scheme. In general the scheme works as follows, for all i = 0,...,n,
Li+1 = Ri
Ri+1 =Li ⊕F(Ri,Ki)
To decrypt an encrypted message using this cipher we can apply the same procedure inreverse. Fori=n,n−1,...,0,
Ri = Li+1
Li =Ri+1 ⊕F(Li+1,Ki)
For this coursework we are interested in the 16-bit Feistel cipher which uses 4 rounds. The function F (A, B) = A ⊕ ¬B.
The keys are derived from a single 8-bit key K0 such that,
K0 = b7b6b5b4b3b2b1b0 K1 = b6b5b4b3b2b1b0b7 K2 = b5b4b3b2b1b0b7b6 K3 = b4b3b2b1b0b7b6b5
(a) Write a program (XOR.asm) in HACK assembly that implements an XOR func- tion between two 16-bit values stored in RAM[3] and RAM[4] and stores the result in RAM[5].
[6 marks]
(b) Write a program (Rotate.asm) in HACK assembly that implements an algorithm to rotate the bits of a 16-bit number left (Least Significant bit (LSb) to Most Significant bit (MSb)). The original number should be stored in RAM[3] the number of times to rotate the bits should be in RAM[4] and the result stored in RAM[5], i.e. 1010111100000000 rotated left 3 times would be 0111100000000101 where the MSb is used to replace the LSb.
[12 marks]
5

(c) Write a program (FeistelEncryption.asm) in HACK assembly, that implements the described Feistel encryption system. The initial key, K0, will be stored in RAM[1], and the 16-bit plaintext will be stored in RAM[2]. The result of the encryption should be stored in RAM[0].
[12 marks]
[Total for Section II 30 marks]
3. General guidance and study support
Tools required to simulate the hardware and CPU are provided on Minerva under Learning resources: Software.
Please ensure the files you upload work with the test files provided and use the filenames provided in this sheet. Do not alter the format of the lines of these test files in any way. The spacing in each line needs to be preserved You are of course welcome to build your own test files in the same format or add to these files.
Ensure the files you upload pass the submission tests provided on Gradescope. These are not necessarily the same tests as those that will be used to grade your submission.
4. Assessment criteria and marking process
This coursework will be marked using Gradescope. Feedback will be provided through
Gradescope and example solutions discussed in class.
Marks are awarded for passing the automated tests on the submitted programs de- tailed below.
5. Presentation and referencing
Submitted code should provide suitable comments where possible.
6. Submission requirements
Links to submit your work can be found on Minerva under Assessment and feed-
back/Submit my work.
For section I submit only your hdl files, uploaded individually. Ensure you use only the filenames provided in this specification sheet. The names must match the specification exactly, including the use of upper and lower case characters i.e. FZero.hdl is valid however, fzero.hdl or FZero.HDL are not valid.
For section II submit only your asm files.
7. Academic misconduct and plagiarism
Academic integrity means engaging in good academic practice. This involves essential academic skills, such as keeping track of where you find ideas and information and referencing these accurately in your work.
6

By submitting this assignment you are confirming that the work is a true expression of your own work and ideas and that you have given credit to others where their work has contributed to yours.
8. Assessment/marking criteria grid Section I
No marks will be awarded for tests which fail or use of chips other than those listed.
• Part (a) There is one test to check the complete truth table for each output of the chips [9 marks].
• Part (b) There are four tests to check the complete truth table of the FALL chip [4 marks].
• Part (c) will be evaluated by testing it on three sequences of functions of various lengths [7 marks].
[Total for Section I 20 marks]
Section II
No marks will be awarded for tests which fail
• Part a) is graded using 3 tests, each worth 2 marks. [max 6 marks] • Part b) is graded using 4 tests, each worth 3 marks. [max 12 marks] • Part c) is graded using 4 tests, each worth 3 marks [max 12 marks]
[Total for Section II 30 marks]
請加QQ:99515681  郵箱:99515681@qq.com   WX:codinghelp




 

掃一掃在手機打開當前頁
  • 上一篇:Econ 312代寫、代做c/c++,Java編程語言
  • 下一篇:COMP1711 代寫、代做 C++語言程序
  • 無相關信息
    合肥生活資訊

    合肥圖文信息
    2025年10月份更新拼多多改銷助手小象助手多多出評軟件
    2025年10月份更新拼多多改銷助手小象助手多
    有限元分析 CAE仿真分析服務-企業/產品研發/客戶要求/設計優化
    有限元分析 CAE仿真分析服務-企業/產品研發
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    出評 開團工具
    出評 開團工具
    挖掘機濾芯提升發動機性能
    挖掘機濾芯提升發動機性能
    海信羅馬假日洗衣機亮相AWE  復古美學與現代科技完美結合
    海信羅馬假日洗衣機亮相AWE 復古美學與現代
    合肥機場巴士4號線
    合肥機場巴士4號線
    合肥機場巴士3號線
    合肥機場巴士3號線
  • 短信驗證碼 trae 豆包網頁版入口 目錄網 排行網

    關于我們 | 打賞支持 | 廣告服務 | 聯系我們 | 網站地圖 | 免責聲明 | 幫助中心 | 友情鏈接 |

    Copyright © 2025 hfw.cc Inc. All Rights Reserved. 合肥網 版權所有
    ICP備06013414號-3 公安備 42010502001045

    日韩精品一区二区三区高清_久久国产热这里只有精品8_天天做爽夜夜做爽_一本岛在免费一二三区

      <em id="rw4ev"></em>

        <tr id="rw4ev"></tr>

        <nav id="rw4ev"></nav>
        <strike id="rw4ev"><pre id="rw4ev"></pre></strike>
        欧美一级艳片视频免费观看| 国产精品久久久久久久久搜平片| 91久久国产综合久久| 欧美午夜在线观看| 亚洲已满18点击进入久久| 黄色资源网久久资源365| 欧美日韩一区二区免费在线观看| 亚洲一区二区三区乱码aⅴ| 国产精品免费小视频| 亚洲国产精品va| 亚洲在线黄色| 在线免费观看日韩欧美| 亚洲激情第一区| 亚洲婷婷综合久久一本伊一区| 蜜臀av在线播放一区二区三区| 亚洲午夜精品一区二区三区他趣| 国产精品一区二区三区四区| 国产女主播视频一区二区| 亚洲国产1区| 欧美婷婷在线| 欧美电影免费观看| 一区二区三区 在线观看视频| 免费久久99精品国产自在现线| 另类国产ts人妖高潮视频| 国产在线不卡精品| 欧美成在线视频| 国产一区二区日韩| 欧美精品福利在线| 久久精品国产99国产精品| 日韩一级网站| 一本色道精品久久一区二区三区| 欧美日韩亚洲国产一区| 亚洲人成网站精品片在线观看| 正在播放欧美视频| 一区二区三区成人| 国产一区二区三区直播精品电影| 在线视频国产日韩| 欧美激情一区| 欧美大香线蕉线伊人久久国产精品| 日韩亚洲国产精品| 黑人一区二区三区四区五区| 伊人久久综合| 亚洲国产高清一区二区三区| 99精品欧美一区二区蜜桃免费| 国产精品欧美日韩一区| 国产精品ⅴa在线观看h| 国产综合婷婷| 99热免费精品在线观看| 精品88久久久久88久久久| 欧美高清在线一区| 久久精品中文| 在线看成人片| 欧美三区在线观看| 美女任你摸久久| 欧美日韩一区成人| 欧美亚洲一区| 国产精品一区二区三区四区| 国产精品电影网站| 亚洲综合色丁香婷婷六月图片| 亚洲国产精品免费| 欧美日韩亚洲一区三区| 伊人成综合网伊人222| 蜜桃久久精品乱码一区二区| 韩国av一区二区三区在线观看| 在线播放视频一区| 亚洲一级免费视频| 最新高清无码专区| 亚洲第一偷拍| 久久精品二区亚洲w码| 亚洲麻豆国产自偷在线| 国产亚洲欧美中文| 国产精品成人观看视频免费| 欧美日本网站| 久久精品人人| 亚洲欧美日韩国产成人精品影院| 欧美婷婷在线| 国模精品一区二区三区| 欧美理论电影在线播放| 欧美一区中文字幕| 好吊妞这里只有精品| 亚洲精品日产精品乱码不卡| 久久精品动漫| 国产精品美女黄网| 夜夜嗨一区二区| 欧美凹凸一区二区三区视频| 国产精品99一区二区| 国产精品亚洲美女av网站| 欧美一区网站| 蜜臀av性久久久久蜜臀aⅴ四虎| 亚洲国产精品欧美一二99| 一区二区三区日韩欧美精品| 国产女人精品视频| 欧美一区二区三区精品| 欧美人与性动交cc0o| 欧美有码视频| 国产精品免费一区二区三区观看| 麻豆久久婷婷| 久久久久久自在自线| 久久综合狠狠| 日韩一区二区免费高清| 久久久最新网址| 揄拍成人国产精品视频| 欧美色区777第一页| 91久久香蕉国产日韩欧美9色| 免费毛片一区二区三区久久久| 欧美激情视频一区二区三区免费| 国产精品久久久久毛片大屁完整版| 亚洲精品日日夜夜| 国产一区二区精品久久99| 亚洲欧洲视频在线| 欧美日韩精品免费观看视频完整| 久久精品日产第一区二区| 欧美日韩精品一区二区| 欧美色另类天堂2015| 国产精品区一区二区三区| 欧美日本在线视频| 欧美精品黄色| 一本久久a久久免费精品不卡| 欧美影院成年免费版| 欧美成人自拍| 欧美韩日一区| 欧美特黄一级大片| 久久久999精品免费| 激情成人av在线| 亚洲三级视频在线观看| 99视频有精品| 国产精品成人观看视频国产奇米| 精品成人一区| 亚洲国产成人不卡| 国产欧美日韩另类视频免费观看| 伊人久久久大香线蕉综合直播| 欧美午夜精品久久久久久超碰| 国产老肥熟一区二区三区| 国产日韩一区二区三区在线| 亚洲国产精品久久精品怡红院| 国产欧美一二三区| 另类图片综合电影| 激情偷拍久久| 久久国产精品久久国产精品| 亚洲欧美日韩中文播放| 欧美超级免费视 在线| 欧美日韩视频| 国产精品久久久久久久久婷婷| 亚洲福利专区| 国产一区二区三区免费在线观看| 女仆av观看一区| 一区二区三区视频在线看| 午夜视频久久久久久| 国产综合欧美| 老司机免费视频一区二区三区| 欧美天堂在线观看| 国产模特精品视频久久久久| 欧美高清视频一区| 99精品国产福利在线观看免费| 亚洲国产aⅴ天堂久久| 国产视频精品va久久久久久| 亚洲一二三级电影| 欧美大片在线看免费观看| 国产精品青草久久| 伊人成人开心激情综合网| 亚洲性感美女99在线| 国产精品欧美一区二区三区奶水| 欧美日韩专区| 国产一区二区成人久久免费影院|