日韩精品一区二区三区高清_久久国产热这里只有精品8_天天做爽夜夜做爽_一本岛在免费一二三区

合肥生活安徽新聞合肥交通合肥房產生活服務合肥教育合肥招聘合肥旅游文化藝術合肥美食合肥地圖合肥社保合肥醫院企業服務合肥法律

COMP1212 代做、代寫 Java/Python 設計程序

時間:2024-08-11  來源:合肥網hfw.cc  作者:hfw.cc 我要糾錯



School of Computing: assessment brief
   Module title
 Computer Processors
  Module code
 COMP1212
  Assignment title
 August Resit
  Assignment type and description
 In-course assessment. Requires design implementation and testing of code written in HDL and assembly lan- guage
  Rationale
 Provides an opportunity to write HDL and assembly code including understanding the implementation of branching and functions.
  Word limit and guidance
 This coursework should take less than 25 hours to com- plete.
  Weighting
 100%
  Submission dead- line
 5pm 9/8/24
  Submission method
 Gradescope
  Feedback provision
 Feedback will be provided through Gradescope
  Learning outcomes assessed
 Describe the basic building blocks of a computer in de- tail and explain how they are composed to construct computing machinery.
Apply appropriate tools to develop, simulate and test logic circuits (CAD).
Explain how high level programming constructs, such as ’if’ statements and ’for’ loops, are implemented at a machine level
  Module lead
 Andy Bulpitt
  Other Staff contact
 Noleen K ̈ohler
             1

1. Assignment guidance
There are two sections to this resit assessment. Section I requires implementation of
HDL programs and Section II requires the implementation of assembly language. 2. Assessment tasks
SECTION I
Your task is to design and implement a circuit in hdl which takes two 2-bit numbers (A, B) and (C, D) as input and produces a 3-bit output (E, F, G).
The final circuit has 6 inputs in total (f1, f0, A, B, C, D) and 3 outputs (E, F, G). The function of the circuit is determined by the two inputs f1 and f0.
The truth tables below define the operation of the circuit for each combination of f1 and f0.
ABCDFG ABCDFG 000011 000000 000110 000100 001001 001000 001100 001100 010011 010000 010110 010101 011001 011000 011100 011101 100011 100000 100110 100100 101001 101010 101100 101110 110011 110000 110110 110101 111001 111010 111100 111111
                                    Table 1: When f1, f0 = (1, 1) FZero
Table 2: When (f1, f0) = (1, 0) FOne
2

  ABCDFG ABCDEFG 000000 0000000 000101 0001001 001010 0010010 001111 0011011 010001 0100001 010101 0101010 011011 0110011 011111 0111100 100010 1000010 100111 1001011 101010 1010100 101111 1011101 110011 1100011 110111 1101100 111011 1110101 111111 1111110
Table 3: When (f1, f0) = (0, 1) FTwo Table 4: When (f1, f0) = (0, 0) FThree
(a) For each of the truth tables above, implement a logic circuit in HDL that will perform the function specified by the truth table. You should create one circuit for each truth table and test it produces the required output for that truth table. The circuit for each truth table should be named FZero, FOne, FTwo, FThree corresponding to the names of the truth tables given above and must have corresponding filenames FZero.hdl, FOne.hdl, FTwo.hdl, FThree.hdl.
Each circuit must have four inputs named A,B,C and D. Chips FZero, FOne and FTwo will have two outputs (F,G). Chip FThree will have three outputs named E,F and G.
You must only use the built-in AND, NAND, OR, NOR, NOT, Mux, XOR or DMux chips.
The test files provided (.tst and .cmp) can be used to test each output of a chip. For example FZero1.tst tests the F output of the chip FZero.hdl and FZero2.tst tests the G output of FZero.hdl.
[9 marks]
(b) Combine all four circuits into one circuit which takes all six inputs and three
                                  3

outputs and test it to ensure it produces the correct output depending on the value of the inputs f1 and f0. Call the chip FALL. You can test this chip using FALL.tst but may wish to create further tests before submission. The value of output E is undefined (can be either 0 or 1) unless (f1, f0) = (0, 0)
You must only use the built-in AND, NAND, OR, NOR, NOT, Mux, XOR or DMux chips.
[4 marks]
(c) Stretch Activity
When performing computational operations it is often useful to be able to exe- cute a sequence of operations, each one using the output of the previous step as an input to the next step. For example to OR 3 values X OR Y OR Z you might first calculate X OR Y and then on the next step apply OR Z to the previous output (X OR Y ).
For this task adapt the circuit FALL so that it can combine a sequence of operations defined by different values for f1 and f0 at each step, by enabling the outputs Ft and Gt of step t to be used (feedback) as the inputs for the next operation Ct+1 and Dt+1 for step t + 1. You should also add a further input (Load) to the chip which when Load = 1 will enable you to load new inputs to Ct andDt andwhensetto0setsCt+1 =Ft andDt+1 =Gt. TheLoadinput will allow you to manually set the values of C and D at the start and during the sequence if required.
Call this chip FSEQ. You can test this chip using FSEQ.tst but may wish to create further tests before submission.
You must only use the built-in AND, NAND, OR, NOR, NOT, Mux, DMux, XOR or DFF chips.
[Total for Section I 20 marks]
SECTION II
The Feistel cipher is a symmetric block cipher encryption framework which is the basis of many modern day encryption algorithms. In this coursework you will implement a Feistel cipher system as a software implementation in both a high level language and Hack Assembly.
In a Feistel cipher the plaintext, P, to be encrypted is split into two equal size parts L0 and R0 such that P = L0R0. A function F is applied to one half of the plaintext, combined with a key, and the result is XOR’d with the other half of the plaintext.
4
[7 marks]

Feistel ciphers often employ multiple rounds of this scheme. In general the scheme works as follows, for all i = 0,...,n,
Li+1 = Ri
Ri+1 =Li ⊕F(Ri,Ki)
To decrypt an encrypted message using this cipher we can apply the same procedure inreverse. Fori=n,n−1,...,0,
Ri = Li+1
Li =Ri+1 ⊕F(Li+1,Ki)
For this coursework we are interested in the 16-bit Feistel cipher which uses 4 rounds. The function F (A, B) = A ⊕ ¬B.
The keys are derived from a single 8-bit key K0 such that,
K0 = b7b6b5b4b3b2b1b0 K1 = b6b5b4b3b2b1b0b7 K2 = b5b4b3b2b1b0b7b6 K3 = b4b3b2b1b0b7b6b5
(a) Write a program (XOR.asm) in HACK assembly that implements an XOR func- tion between two 16-bit values stored in RAM[3] and RAM[4] and stores the result in RAM[5].
[6 marks]
(b) Write a program (Rotate.asm) in HACK assembly that implements an algorithm to rotate the bits of a 16-bit number left (Least Significant bit (LSb) to Most Significant bit (MSb)). The original number should be stored in RAM[3] the number of times to rotate the bits should be in RAM[4] and the result stored in RAM[5], i.e. 1010111100000000 rotated left 3 times would be 0111100000000101 where the MSb is used to replace the LSb.
[12 marks]
5

(c) Write a program (FeistelEncryption.asm) in HACK assembly, that implements the described Feistel encryption system. The initial key, K0, will be stored in RAM[1], and the 16-bit plaintext will be stored in RAM[2]. The result of the encryption should be stored in RAM[0].
[12 marks]
[Total for Section II 30 marks]
3. General guidance and study support
Tools required to simulate the hardware and CPU are provided on Minerva under Learning resources: Software.
Please ensure the files you upload work with the test files provided and use the filenames provided in this sheet. Do not alter the format of the lines of these test files in any way. The spacing in each line needs to be preserved You are of course welcome to build your own test files in the same format or add to these files.
Ensure the files you upload pass the submission tests provided on Gradescope. These are not necessarily the same tests as those that will be used to grade your submission.
4. Assessment criteria and marking process
This coursework will be marked using Gradescope. Feedback will be provided through
Gradescope and example solutions discussed in class.
Marks are awarded for passing the automated tests on the submitted programs de- tailed below.
5. Presentation and referencing
Submitted code should provide suitable comments where possible.
6. Submission requirements
Links to submit your work can be found on Minerva under Assessment and feed-
back/Submit my work.
For section I submit only your hdl files, uploaded individually. Ensure you use only the filenames provided in this specification sheet. The names must match the specification exactly, including the use of upper and lower case characters i.e. FZero.hdl is valid however, fzero.hdl or FZero.HDL are not valid.
For section II submit only your asm files.
7. Academic misconduct and plagiarism
Academic integrity means engaging in good academic practice. This involves essential academic skills, such as keeping track of where you find ideas and information and referencing these accurately in your work.
6

By submitting this assignment you are confirming that the work is a true expression of your own work and ideas and that you have given credit to others where their work has contributed to yours.
8. Assessment/marking criteria grid Section I
No marks will be awarded for tests which fail or use of chips other than those listed.
• Part (a) There is one test to check the complete truth table for each output of the chips [9 marks].
• Part (b) There are four tests to check the complete truth table of the FALL chip [4 marks].
• Part (c) will be evaluated by testing it on three sequences of functions of various lengths [7 marks].
[Total for Section I 20 marks]
Section II
No marks will be awarded for tests which fail
• Part a) is graded using 3 tests, each worth 2 marks. [max 6 marks] • Part b) is graded using 4 tests, each worth 3 marks. [max 12 marks] • Part c) is graded using 4 tests, each worth 3 marks [max 12 marks]
[Total for Section II 30 marks]
請加QQ:99515681  郵箱:99515681@qq.com   WX:codinghelp




 

掃一掃在手機打開當前頁
  • 上一篇:Econ 312代寫、代做c/c++,Java編程語言
  • 下一篇:COMP1711 代寫、代做 C++語言程序
  • 無相關信息
    合肥生活資訊

    合肥圖文信息
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    出評 開團工具
    出評 開團工具
    挖掘機濾芯提升發動機性能
    挖掘機濾芯提升發動機性能
    海信羅馬假日洗衣機亮相AWE  復古美學與現代科技完美結合
    海信羅馬假日洗衣機亮相AWE 復古美學與現代
    合肥機場巴士4號線
    合肥機場巴士4號線
    合肥機場巴士3號線
    合肥機場巴士3號線
    合肥機場巴士2號線
    合肥機場巴士2號線
    合肥機場巴士1號線
    合肥機場巴士1號線
  • 短信驗證碼 酒店vi設計 deepseek 幣安下載 AI生圖 AI寫作 aippt AI生成PPT 阿里商辦

    關于我們 | 打賞支持 | 廣告服務 | 聯系我們 | 網站地圖 | 免責聲明 | 幫助中心 | 友情鏈接 |

    Copyright © 2025 hfw.cc Inc. All Rights Reserved. 合肥網 版權所有
    ICP備06013414號-3 公安備 42010502001045

    日韩精品一区二区三区高清_久久国产热这里只有精品8_天天做爽夜夜做爽_一本岛在免费一二三区

      <em id="rw4ev"></em>

        <tr id="rw4ev"></tr>

        <nav id="rw4ev"></nav>
        <strike id="rw4ev"><pre id="rw4ev"></pre></strike>
        国产精品视频网| 久久久国产成人精品| 亚洲精品久久久久中文字幕欢迎你| 国产亚洲a∨片在线观看| 国产欧美日韩一区| 在线免费观看视频一区| 国产一区二区日韩精品| 一本综合久久| 欧美日韩国产成人在线91| 在线免费观看日韩欧美| 欧美日韩国产999| 狠狠色狠狠色综合| 国产精品国产自产拍高清av| 精品粉嫩aⅴ一区二区三区四区| 韩国三级电影久久久久久| 亚洲欧美第一页| 久久综合999| 欧美成年视频| 9色porny自拍视频一区二区| 亚洲精品少妇| 亚洲盗摄视频| 久久人人爽人人爽爽久久| 亚洲人精品午夜| 久久久国产亚洲精品| 欧美电影美腿模特1979在线看| 亚洲欧美日韩精品久久奇米色影视| 国产精品一区在线播放| 日韩午夜精品视频| 国产精品久久久久9999| 欧美在线视频网站| 国产精品福利影院| 好吊视频一区二区三区四区| 日韩亚洲欧美综合| 一区免费观看视频| 嫩草伊人久久精品少妇av杨幂| 久久精品人人做人人爽电影蜜月| 亚洲大片一区二区三区| 国精品一区二区三区| 国产精品一区免费在线观看| 国产人成一区二区三区影院| 欧美阿v一级看视频| 欧美成人精品高清在线播放| 亚洲国内欧美| 久久精品国产欧美亚洲人人爽| 一本色道久久综合狠狠躁的推荐| 久久伊人一区二区| 亚洲综合视频1区| 欧美日韩亚洲一区二区三区在线| 在线观看欧美成人| 国产一区二区三区在线播放免费观看| 国产视频亚洲精品| 亚洲免费在线观看视频| 精品69视频一区二区三区| 欧美精品久久一区| 久久国产精品高清| 亚洲国产mv| 国产精品一区在线播放| 久久黄色级2电影| 亚洲乱码国产乱码精品精天堂| 久久久久久久久一区二区| 亚洲香蕉成视频在线观看| 欧美日韩一区二区在线观看视频| 麻豆精品精品国产自在97香蕉| 国产欧美一区二区三区久久人妖| 国产精品成人免费视频| 翔田千里一区二区| 在线电影欧美日韩一区二区私密| 国内成人精品一区| 欧美成人精品在线视频| 国产视频一区二区三区在线观看| 美国三级日本三级久久99| 亚洲国产精品成人精品| 欧美日韩午夜视频在线观看| 亚洲日本无吗高清不卡| 黄色一区二区三区| 亚洲欧美久久久| 一本一道久久综合狠狠老精东影业| 亚洲一区三区电影在线观看| 欧美激情2020午夜免费观看| 激情成人综合| 午夜亚洲性色视频| 免费观看一级特黄欧美大片| 久久一二三区| 国产一区白浆| 中国成人黄色视屏| 国产一区二区三区久久| 欧美11—12娇小xxxx| 国产精品久久久久7777婷婷| 国产精品视频在线观看| 国产日韩在线看| 国产精品国产馆在线真实露脸| 欧美不卡视频| 久久久av水蜜桃| 日韩小视频在线观看| 久久免费的精品国产v∧| 伊人狠狠色j香婷婷综合| 国产精品成人一区二区艾草| 久久人91精品久久久久久不卡| 国产欧美欧美| 欧美片第1页综合| 一区二区日韩免费看| 欧美成人一品| 一区二区日韩精品| 裸体丰满少妇做受久久99精品| 久久精品论坛| 免费试看一区| 国产精品亚洲一区| 99视频一区二区三区| 日韩午夜av电影| 亚洲激情视频在线观看| 午夜精品三级视频福利| 国产亚洲一级高清| 欧美日韩 国产精品| 亚洲国产精品视频| 亚洲久色影视| 亚洲美女91| 国产欧美日韩一区| 久久久青草青青国产亚洲免观| 欧美jizz19hd性欧美| 国产九色精品成人porny| 欧美男人的天堂| 9l国产精品久久久久麻豆| 亚洲欧洲精品天堂一级| 一本色道久久88综合亚洲精品ⅰ| 亚洲一区二区三区久久| 欧美一区午夜视频在线观看| 欧美精品 日韩| 麻豆精品传媒视频| 亚洲精品日韩久久| 亚洲高清免费视频| 国产农村妇女精品一二区| 一区二区三区在线免费视频| 久久精品二区亚洲w码| 亚洲电影第三页| 亚洲午夜小视频| 免费日韩精品中文字幕视频在线| 欧美va亚洲va国产综合| 欧美日韩中国免费专区在线看| 国产精品久久久久一区| 国产精品午夜国产小视频| 夜久久久久久| 久久久久久夜精品精品免费| 国产精品私房写真福利视频| 国产精品久久婷婷六月丁香| 亚洲高清免费在线| 国产精品乱看| 国产伦精品一区二区三区高清版| 国产精品一区二区久久| 亚洲免费在线精品一区| 国产视频自拍一区| 国产亚洲成av人片在线观看桃| 久久久九九九九| 亚洲永久免费观看| 亚洲高清色综合| 欧美精品一区二区在线播放| 国内精品久久久久久久影视麻豆| 性久久久久久久久| 国产精品xvideos88| 在线欧美小视频| 国产一区二区三区在线观看网站| 久久露脸国产精品| 国产欧美日韩在线播放| 国产日韩欧美精品在线| 欧美精品一卡二卡|