日韩精品一区二区三区高清_久久国产热这里只有精品8_天天做爽夜夜做爽_一本岛在免费一二三区

合肥生活安徽新聞合肥交通合肥房產生活服務合肥教育合肥招聘合肥旅游文化藝術合肥美食合肥地圖合肥社保合肥醫院企業服務合肥法律

CS 2410代做、代寫C/C++語言程序

時間:2024-03-02  來源:合肥網hfw.cc  作者:hfw.cc 我要糾錯



CS 2410 Computer Architecture
Spring 2024
Course Project
Distributed: Feb 19th, 2024
Due: 11:59pm April 22
nd, 2024
Introduction:
This is a single-person project.
You are allowed and encouraged to discuss the project with your classmates, but no sharing of
the project source code and report. Please list your discussion peers, if any, in your report
submission.
One benefit of a dynamically scheduled processor is its ability to tolerate changes in latency or
issue capability in out of order speculative processors.
The purpose of this project is to evaluate this effect of different architecture parameters on a CPU
design by simulating a modified (and simplified) version of the PowerPc 604 and 620 architectures.
We will assume a **-bit architecture that executes a subset of the RISC V ISA which consists of
the following 10 instructions: fld, fsd, add, addi, slt, fadd, fsub, fmul, fdiv, bne. See Appendix A
in the textbook for instructions’ syntax and semantics.
Your simulator should take an input file as a command line input. This input file, for example,
prog.dat, will contain a RISC V assembly language program (code segment). Each line in the input
file is a RISC V instruction from the aforementioned 10 instructions. Your simulator should read
this input file, recognize the instructions, recognize the different fields of the instructions, and
simulate their execution on the architecture described below in this handout. Your will have to
implement the functional+timing simulator.
Please read the following a-g carefully before you start constructing your simulator.
The simulated architecture is a speculative, multi-issue, out of order CPU where:
(Assuming your first instruction resides in the memory location (byte address) 0x00000hex. That
is, the address for the first instruction is 0x00000hex. PC+4 points to next instruction).
a. The fetch unit fetches up to NF=4 instructions every cycle (i.e., issue width is 4).
b. A 2-bit dynamic branch predictor (initialized to predict weakly taken(t)) with 16-entry branch
target buffer (BTB) is used. It hashes the address of a branch, L, to an entry in the BTB using bits
7-4 of L.
c. The decode unit decodes (in a separate cycle) the instructions fetched by the fetch unit and stores
the decoded instructions in an instruction queue which can hold up to NI=16 instructions.
d. Up to NW=4 instructions can be issued every clock cycle to reservation stations. The
architecture has the following functional units with the shown latencies and number of reservation
stations.
Unit Latency (cycles) for operation Reservation
stations
Instructions executing
on the unit
INT 1 (integer and logic operations) 4
add, addi,slt
Load/Store 1 for address calculation 2 load buffer +
2 store buffer
fld
fsd
FPadd 3 (pipelined FP add) 3 fadd, fsub
FPmult 4 (pipelined FP multiply) 3 fmul
FPdiv 8 (non-pipelined divide) 2 fdiv
BU 1 (condition and target evaluation) 2 bne
e. A circular reorder buffer (ROB) with NR=16 entries is used with NB=4 Common Data Busses
(CDB) connecting the WB stage and the ROB to the reservation stations and the register file. You
have to design the policy to resolve contention between the ROB and the WB stage on the CDB
busses.
f. You need to perform register renaming to eliminate the false dependences in the decode stage.
Assuming we have a total of ** physical registers (p0, p1, p2, …p31). You will need to implement
a mapping table and a free list of the physical register as we discussed in class. Also, assuming
that all of the physical registers can be used by either integer or floating point instructions.
g. A dedicated/separate ALU is used for the effective address calculation in the branch unit (BU)
and simultaneously, a special hardware is used to evaluate the branch condition. Also, a
dedicated/separate ALU is used for the effective address calculation in the load/store unit. You
will also need to implement forwarding in your simulation design.
The simulator should be parameterized so that one can experiment with different values of NF, NI,
NW, NR and NB (either through command line arguments or reading a configuration file). To
simplify the simulation, we will assume that the instruction cache line contains NF instructions
and that the entire program fits in the instruction cache (i.e., it always takes one cycle to read a
cache line). Also, the data cache (single ported) is very large so that writing or reading a word into
the data cache always takes one cycle (i.e., eliminating the cache effect in memory accesses).
Your simulation should keep statistics about the number of execution cycles, the number of times
computations has stalled because 1) the reservation stations of a given unit are occupied, 2) the
reorder buffers are full. You should also keep track of the utilization of the CDB busses. This may
help identify the bottlenecks of the architecture.
You simulation should be both functional and timing correct. For functional, we check the register
and memory contents. For timing, we check the execution cycles.
Comparative analysis:
After running the benchmarks with the parameters specified above, perform the
following analysis:
1) Study the effect of changing the issue and commit width to 2. That is setting
NW=NB=2 rather than 4.
2) Study the effect of changing the fetch/decode width. That is setting NF = 2 rather than 4.
3) Study the effect of changing the NI to 4 instead of 16.
4) Study the effect of changing the number of reorder buffer entries. That is setting NR =
4, 8, and **
You need to provide the results and analysis in your project report.
Project language:
You can ONLY choose C/C++ (highly recommended) or Python to implement your project. No
other languages.
Test benchmark
Use the following as an initial benchmark (i.e. content of the input file prog.dat).
%All the registers have the initial value of 0.
%memory content in the form of address, value.
0, 111
8, 14
16, 5
24, 10
100, 2
108, 27
116, 3
124, 8
200, 12
addi R1, R0, 24
addi R2, R0, 124
fld F2, 200(R0)
loop: fld F0, 0(R1)
fmul F0, F0, F2
fld F4, 0(R2)
fadd F0, F0, F4
fsd F0, 0(R2)
addi R1, R1, -8
addi R2, R2, -8
bne R1,$0, loop
(Note that this is just a testbench for you to verify your design. Your submission should support
ALL the instructions listed in the table and you should verify and ensure the simulation
correctness for different programs that use those nine instructions. When you submit your code,
we will use more complicated programs (with multiple branches and all instructions in the table)
to test your submission).
Project submission:
You submission will include two parts: i) code package and ii) project report
1. Code package:
a. include all the source code files with code comments.
b. have a README file 1) with the instructions to compile your source code and 2) with
a description of your command line parameters/configurations and instructions of how
to run your simulator.
2. Project report
a. A figure with detailed text to describe the module design of your code. In your report,
you also need to mark and list the key data structures used in your code.
b. The results and analysis of Comparative analysis above
c. Your discussion peers and a brief summary of your discussion if any.
Project grading:
1. We will test the timing and function of your simulator using more complicated programs
consisting of the nine RISC V instructions.
2. We will ask you later to setup a demo to test your code correctness in a **on-1 fashion.
3. We will check your code design and credits are given to code structure, module design, and
code comments.
4. We will check your report for the design details and comparative analysis.
5. Refer to syllabus for Academic Integrity violation penalties.
Note that, any violation to the course integrity and any form of cheating and copying of
codes/report from the public will be reported to the department and integrity office.
Additional Note
For those who need to access departmental linux machines for the project, here is the information
log on into the linux machinesNote that you need first connect VPN in order to use these machines.
請加QQ:99515681  郵箱:99515681@qq.com   WX:codehelp 

掃一掃在手機打開當前頁
  • 上一篇:COMP9021代做、Python程序語言代寫
  • 下一篇:代寫CSE 231、代做Python設計程序
  • 無相關信息
    合肥生活資訊

    合肥圖文信息
    2025年10月份更新拼多多改銷助手小象助手多多出評軟件
    2025年10月份更新拼多多改銷助手小象助手多
    有限元分析 CAE仿真分析服務-企業/產品研發/客戶要求/設計優化
    有限元分析 CAE仿真分析服務-企業/產品研發
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    出評 開團工具
    出評 開團工具
    挖掘機濾芯提升發動機性能
    挖掘機濾芯提升發動機性能
    海信羅馬假日洗衣機亮相AWE  復古美學與現代科技完美結合
    海信羅馬假日洗衣機亮相AWE 復古美學與現代
    合肥機場巴士4號線
    合肥機場巴士4號線
    合肥機場巴士3號線
    合肥機場巴士3號線
  • 短信驗證碼 trae 豆包網頁版入口 目錄網 排行網

    關于我們 | 打賞支持 | 廣告服務 | 聯系我們 | 網站地圖 | 免責聲明 | 幫助中心 | 友情鏈接 |

    Copyright © 2025 hfw.cc Inc. All Rights Reserved. 合肥網 版權所有
    ICP備06013414號-3 公安備 42010502001045

    日韩精品一区二区三区高清_久久国产热这里只有精品8_天天做爽夜夜做爽_一本岛在免费一二三区

      <em id="rw4ev"></em>

        <tr id="rw4ev"></tr>

        <nav id="rw4ev"></nav>
        <strike id="rw4ev"><pre id="rw4ev"></pre></strike>
        国产精品视频一二| 国产精品自拍小视频| 欧美精品免费视频| 性欧美办公室18xxxxhd| 国产精品久久久久久模特| 亚洲伊人久久综合| 极品尤物久久久av免费看| 国产精品影音先锋| 99精品国产在热久久婷婷| 国产麻豆成人精品| 国产精品一区二区久久国产| 亚洲综合日韩中文字幕v在线| 精品动漫一区| 亚洲六月丁香色婷婷综合久久| 伊人色综合久久天天五月婷| 欧美在线视频免费| 好吊成人免视频| 欧美日韩在线综合| 欧美激情按摩在线| 国产精品综合网站| 国产伦精品免费视频| 亚洲电影在线免费观看| 亚洲欧美制服另类日韩| 久久久久久久网| 亚洲精品之草原avav久久| 99re66热这里只有精品4| 国产亚洲欧美日韩美女| 伊人久久婷婷| 久久久久se| 日韩午夜激情电影| 亚洲精品中文字幕女同| 欧美人与性禽动交情品| 欧美18av| 蜜桃精品久久久久久久免费影院| 欧美一区二视频在线免费观看| 久久精品视频播放| 亚洲美女色禁图| 午夜一区二区三区不卡视频| 欧美色图一区二区三区| 老司机成人在线视频| 欧美3dxxxxhd| 国内精品久久久久久影视8| 国内成人精品视频| 久久精品日韩| 亚洲永久在线观看| 欧美精品一区二区三区高清aⅴ| 在线成人黄色| 亚洲黄色有码视频| 午夜精彩国产免费不卡不顿大片| 欧美日韩成人激情| 久久精品国产欧美亚洲人人爽| 久久嫩草精品久久久久| 99在线精品观看| 欧美一区二区三区播放老司机| 欧美日韩亚洲系列| 99日韩精品| 国产精品尤物| 久久国产精品99国产| 久久精品国产亚洲一区二区三区| 99精品久久久| 亚洲精品孕妇| 国产精品大片| 久久国产免费看| 国内综合精品午夜久久资源| 在线免费观看日本一区| 激情视频一区| 亚洲人成人77777线观看| 亚洲成人在线视频播放| 欧美一区视频在线| 亚洲国产精彩中文乱码av在线播放| 久久久激情视频| 亚洲免费视频在线观看| 亚洲午夜激情网站| 国产精品理论片在线观看| 欧美三级电影网| 久久综合国产精品| 一本大道久久a久久精品综合| 欧美精品久久99| 国产欧美一区视频| 在线观看成人av| 国产精品午夜av在线| 老司机午夜精品视频| 欧美韩国日本综合| 国产精品稀缺呦系列在线| 欧美成人性网| 亚洲理论在线| 欧美一区二区三区精品电影| 先锋影音网一区二区| 欧美在线免费视屏| 91久久综合亚洲鲁鲁五月天| 国产日韩一区欧美| 久久精品一级爱片| 国产精品亚洲综合久久| 亚洲欧美日韩中文播放| 欧美一区在线看| 伊人伊人伊人久久| 欧美成人精品h版在线观看| 国产精品一二三四| 国内一区二区三区在线视频| 欧美三级特黄| 国产精品www色诱视频| 久久久人成影片一区二区三区| 久久黄金**| 日韩视频精品| 国产主播一区二区三区四区| 亚洲国产一区在线观看| 日韩午夜av| 国产精品午夜av在线| 免费亚洲电影在线观看| 国产一区视频在线观看免费| 香蕉尹人综合在线观看| 亚洲精品一区二| 亚洲一区免费观看| 亚洲三级视频在线观看| 亚洲一区二区三区免费观看| 国内精品久久久久久久果冻传媒| 久久婷婷av| 麻豆精品精品国产自在97香蕉| 久久蜜桃精品| 欧美激情精品久久久久久变态| 亚洲美女精品久久| 亚洲国产一区在线观看| 国产麻豆精品视频| 欧美一级淫片aaaaaaa视频| 久久精品亚洲一区| 一区二区三区在线看| 欧美在线播放一区| 国产精品夫妻自拍| 欧美激情亚洲综合一区| 免费在线观看成人av| 亚洲国产精品成人久久综合一区| 在线播放中文一区| 国产欧美日韩伦理| 亚洲欧美99| 一区二区三区国产| 亚洲欧美春色| 久久爱www久久做| 欧美日韩福利在线观看| 欧美另类69精品久久久久9999| 久久精品欧美日韩| 欧美成人免费在线视频| 国产精品久久久久久久久久久久久| 亚洲综合色丁香婷婷六月图片| 欧美激情第二页| 国产午夜精品美女视频明星a级| 国产视频久久久久久久| 欧美大片va欧美在线播放| 国产一区在线播放| 亚洲私人影院在线观看| 男女视频一区二区| 久久久精品日韩| 国内精品美女在线观看| 欧美精品aa| 欧美久久综合| 亚洲自拍偷拍福利| 国产精品区二区三区日本| 亚洲一区在线直播| 亚洲一区激情| 免费在线一区二区| 国产情人综合久久777777| 久久成人免费电影| 亚洲欧美国产日韩中文字幕| 亚洲综合清纯丝袜自拍| 欧美成人精精品一区二区频|